# LAB 3

Dor Livne 204528251

Amir Tsur 203795828



# **Full System:**

The diagram illustrating the system is



Figure 1 : System architecture

# Port table:

| Port                | direction | size       | functionality                               |
|---------------------|-----------|------------|---------------------------------------------|
| Sw8                 | in        | 1 bit      | Hex(4 downto 1)<-FPU_Hi if 1<br>else FPU_LO |
| clk                 | in        | 1 bit      | Clk<-Clock_50                               |
| Status              | Out       | 6 bit      | LEDG<-Status                                |
| Hex1,Hex2,Hex3,Hex4 | Out       | 4 bit each | 7_seg<-Hex                                  |

The full system design is fed from predetermined program, written in assembly using MARS.

# Logic elements usage:



# **Mars simulation**



# **Simulation by mars:**



# **Initial values by ModelSim**



# <u>Output – sorted vector by ModelSim</u>



The result is the same to mars simulation.

# RTL view:





# <u>Critical Path:</u>

Our Fmax is 15.1MHZ (slow model).



The critical path consists of the floating point system.

# HAZRAD UNIT

This unit detects and deals with 3 types of hazards: (source – Pipeline lectures)

- 1. <u>Data Hazards</u> An Instruction in flight wants to use a data value that's not "done" yet Instruction depends on result of prior computation which is not ready yet.
- 2. Structural Hazards- Hardware can't support a combination of instructions.
- 3. <u>Control Hazards</u> Pipeline of branches and other instructions which change the PC.

### Measures taken to deal with each hazard:

- A. Stall.
- B. Double Pump.
- C. Branch Detection and Computation at Fetch Phase.
- D. Redesign of resources alternation of several command to behave differently (XOR, NOR and SLT).

# Regular cases that were checked:

- A. Instructions without hazards
- B. Dependency of branches (taken/not taken) and the following instructions
- C. Usage of the redesigned of resources.

# Extreme cases that were checked:

- A. Reading from the same register we want to write to no hazard, the system should continue in fetching (eg. Add \$11,\$t1,\$t1).
- B. Resetting and Acquiring the same register in the same clock (e.g add \$t1(restes),\$t1,\$t1, clock, clock, add \$t1(acquire),\$t1,\$t1)

### Forbidden cases that were not checked:

- A. Support of new intsructions (addi,lui, etc).
- B. Support of comparison and usage with scalars, instead if a premade register.

# <u>Hazard Unit</u>



# Stall-unit



| Port        | direction | size | functionality   |
|-------------|-----------|------|-----------------|
| clk         | In        | 1    | clock           |
| Wanna_Reset | In        | 32   |                 |
| Instruction | in        | 32   |                 |
| Output_cpmp | out       | 1    | Out←hazard/safe |

This unit gets the current instruction and analyzes its components:

- A. Opcode type R-format,I-Type,J-Type
- B. Registers needed to read from depends on the opcode type each type handled differently.

The unit also gets the register now cleared (Wanna\_Reset) – when we start the WB phase.

The unit also stores list of occupied/available registers for current time and the clock beforehand (by the equation  $Q(n) = D(n) * (\overline{Rst(n)} * Q(n-1))$ 

The unit then decides whether we are good to go or we detected a hazard.

# *FPM:*



| Port      | direction | size | functionality       |
|-----------|-----------|------|---------------------|
| OperandA  | In        | 32   | Floating point IEEE |
| OperandB  | In        | 32   | Floating point IEEE |
| enable    | In        | 1    |                     |
| AxB_Float | out       | 32   | Out←A*B             |

This Unit is responsible for multiplying two floats, it seperates the two floats to Two mantissas and two exponents

The two manitssas are multiplied while the two exponents are added together Eventually we put the result in AXB\_Float and transmit it out of this module.

# FPM SIGNAL TAP

□ 18:51 ENG (h)) // 🖼 ^ g<sup>Q</sup>



# **FPA**



| Port     | direction | size | functionality             |
|----------|-----------|------|---------------------------|
| OperandA | In        | 32   | Floating point IEEE       |
| OperandB | In        | 32   | Floating point IEEE       |
| Fs_in    | in        | 1    | Fs='1'→A-<br>B,Fs='0'→A+B |
| 0        | out       | 32   | Out←A+/-B                 |

OperandA and OperandB are two floats and O is A+B or A-B according to the value of Fs. This unit implements the next diagram :



# Quick explanation of the units (same to previous assignment):

# **Exp Sub:**

the input to this unit is the E1 – Exponent of A, E2-Exponent of B The output of this system is Diff ,sign and Exp Max where :

$$sign = \begin{cases} 1 & e1 < e2 \\ 0 & else \end{cases}$$

$$Diff = |E1 - E2|$$

$$Exp_Max = max\{E1, E2\}$$

### Swap:

the input of this unit is F1- mantissa of A normalized which is 23 bit,

F2- mantissa of B normalized which is 23 bit,

sign-'1'-> switch,

Difff-> how much to shift left Swap\_out2

The output of this unit is

Out1 and Out2 and they are the inputs to ADD\_SUB

# **Sign Tag Computation:**

the input of this unit is Out1,Out2

The output is sign' which is determine by:

$$Sign' = \begin{cases} 1 & F1 < F2 \\ 0 & else \end{cases}$$

# **ADD SUB:**

the inputs of this unit is Out1,Out2 and FS.

the output is O which is of size 24 bit

$$0 = \begin{cases} Out1 + Out2 & FS = '0' \\ Out1 - Out2 & FS = '1' \end{cases}$$

# **Leading Zeros:**

Input is O which is 24 bits

Output is M\_z and direction which M\_z is the how much we need to shift the O inorder to make in normalized and direction is to which side to shift.

# **Normalize and Round:**

Input is O, direction, M z

Output is Output which is O normalized and which is 22 bit(Rounded O)

# **Sign Computation:**

Input is sign,S1->the sign of A ,S2->the sign of B,Fs,Sign'

Output is Sr-> the sign of the output and Subtract-> this is the FS\_in of ADD SUB Unit.

# **SubtractBias:**

Input is Exp Max, direction and M z as described above

Output is Exp Out which is 7 bit and is described as

$$\text{Exp\_Out} = \begin{cases} Exp\_Max - M\_z & direction = 1 \\ Exp\_Max + M\_z & direction = 0 \end{cases}$$

# **FPA SIGNAL TAP**



# **Conclusions and further improvements**

We believe that we managed to accomplish this lab's targets.

Always there is a room for improvement – given the time to do so.

We believe we could accelerate the system's CPI and it's Period time (Fmax) with several modifications:

- A. Deepen the Pipeline's depth break the Instruction computation to more phases shorter operations –> Fmax increases.
- B. Support I-type instructions less stages in application layer.
- C. Make floating point computation compatible with the pipeline this is the critical path and break it into stages will make a great performance improvement.